FlePS: A power interface for Power Hardware In the Loop

Abstract

Power Hardware In the Loop (PHIL) is a recognized technique to extend Hardware In the Loop tests to power level by enforcing conservation of energy at the connection between real and virtual portions of the system under test. In this paper we present the design of a flexible hardware interface to perform PHIL testing: some experimental results are also… (More)

13 Figures and Tables

Topics

Statistics

051015201520162017
Citations per Year

Citation Velocity: 5

Averaging 5 citations per year over the last 3 years.

Learn more about how we calculate this metric in our FAQ.
  • Presentations referencing similar topics